

# RJ2411AA0PB

## **DESCRIPTION**

The RJ2411AA0PB is a 1/4-type (4.5 mm) solidstate image sensor that consists of PN photo-diodes and CCDs (charge-coupled devices). With approximately 270 000 pixels (542 horizontal x 492 vertical), the sensor provides a stable high-resolution color image.

## **FEATURES**

• Number of image pixels : 512 (H) x 492 (V)

Number of optical black pixels

Horizontal: 2 front and 28 rear
Pixel pitch: 7.2 µm (H) x 5.6 µm (V)

. Mg, G, Cy, and Ye complementary color filters

· Low fixed-pattern noise and lag

• No burn-in and no image distortion

· Blooming suppression structure

· Built-in output amplifier

- Built-in overflow drain voltage circuit and reset gate voltage circuit
- Horizontal shift register clock and reset gate clock voltage: 3.3 V (TYP.)
- Variable electronic shutter (1/60 to 1/10 000 s)
- · Compatible with NTSC standard
- Package :

14-pin half-pitch DIP [Plastic] (P-DIP014-0400A)

Row space: 10.16 mm

# 1/4-type Color CCD Area Sensors with 270 k Pixels

## PIN CONNECTIONS



## **PRECAUTIONS**

- The exit pupil position of lens should be more than 10 mm from the top surface of the CCD.
- Refer to "PRECAUTIONS FOR CCD AREA SENSORS" for details.

# PIN DESCRIPTION

| SYMBOL                            | PIN NAME                        |
|-----------------------------------|---------------------------------|
| OD                                | Output transistor drain         |
| os                                | Output signals                  |
| <b>∮</b> RS                       | Reset transistor clock          |
| φν1, φν2, φν3, φν4                | Vertical shift register clock   |
| φ <sub>H1</sub> , φ <sub>H2</sub> | Horizontal shift register clock |
| OFD                               | Overflow drain                  |
| OOFD                              | Overflow drain output           |
| PW                                | P-well                          |
| GND                               | Ground                          |
| NC                                | No connection                   |

## **ABSOLUTE MAXIMUM RATINGS**

 $(TA = +25^{\circ}C)$ 

| PARAMETER                                            | SYMBOL                           | RATING                   | UNIT | NOTE |
|------------------------------------------------------|----------------------------------|--------------------------|------|------|
| Output transistor drain voltage                      | Vod                              | 0 to +18                 | V    |      |
| Overflow drain voltage                               | Vofd                             | 0 to +37                 | V    | 1    |
| Overflow drain output voltage                        | Voofd                            | Internal output          | V    | 1    |
| Reset gate clock voltage                             | V∳RS                             | Internal output          | V    | 2    |
| Vertical shift register clock voltage                | VφV                              | V <sub>PW</sub> to +17.5 | V    |      |
| Horizontal shift register clock voltage              | V∳H                              | -0.3 to +12              | V    |      |
| Voltage difference between P-well and vertical clock | Vpw-V∮v                          | -28 to 0                 | V    |      |
| Voltage difference between vertical clocks           | <b>V</b> φ <b>V-V</b> φ <b>V</b> | 0 to +15                 | V    | 3    |
| Storage temperature                                  | Тѕтс                             | -40 to +85               | °C   |      |
| Ambient operating temperature                        | Topr                             | -20 to +70               | °C   |      |

## NOTES:

- Use the circuit parameter indicated in "SYSTEM CONFIGURATION EXAMPLE", and do not connect to DC voltage directly. When OOFD is connected to GND, connect Vod to GND.
- 2. Do not connect to DC voltage directly. When *∮*RS is connected to GND, connect VoD to GND. Reset gate clock is applied below 8 Vp-p.
- 3. When clock width is below 10 µs, and clock duty factor is below 0.1%, voltage difference between vertical clocks will be below 27 V.

# RECOMMENDED OPERATING CONDITIONS

| P                                       | ARAMETER               | SYMBOL                         | MIN.  | TYP.   | MAX.         | UNIT  | NOTE |
|-----------------------------------------|------------------------|--------------------------------|-------|--------|--------------|-------|------|
| Ambient operating                       | temperature            | Topr                           |       | 25.0   |              | °C    |      |
| Output transistor drain voltage         |                        | Vod                            | 14.55 | 15.0   | 15.45        | V     |      |
| Overflow drain clock                    | p-p level              | V <sub>P</sub> OFD             | 21.5  | (adj.) | 23.5         | V     | 1    |
| Ground                                  |                        | GND                            |       | 0.0    |              | V     |      |
| P-well voltage                          |                        | VPW                            | -9.0  |        | <b>V</b> ∳VL | V     | 2    |
|                                         | LOW level              | VøV1L, VøV2L                   | 0.5   | -8.0   | -7.5         | ٧     |      |
| Vartical abift                          |                        | V∳V3L, V∳V4L                   | -8.5  |        |              |       |      |
| Vertical shift<br>register clock        | INTERMEDIATE level     | Vø∨11, Vø∨21                   |       | 0.0    |              | V     |      |
|                                         |                        | V <i></i> 0∨31, V <i>0</i> ∨41 |       |        |              |       |      |
|                                         | HIGH level             | V <i></i> ∕∨1H, V <i></i> ∕∨3H | 14.55 | 15.0   | 15.45        | V     |      |
| Horizontal shift                        | LOW level              | VøH1L, VøH2L                   | -0.05 | 0.0    | +0.05        | V     |      |
| register clock                          | HIGH level             | V <i>∮</i> H1H, V <i>∮</i> H2H | 3.0   | 3.3    | 5.25         | V     |      |
| Reset gate clock                        | p-p level              | V∳RS                           | 3.0   | 3.3    | 5.25         | V     | 1    |
| Vertical shift register clock frequency |                        | fø∨1, fø∨2                     |       | 45.70  |              | 1.11- |      |
|                                         |                        | f∳V3, f∳V4                     |       | 15.73  |              | kHz   |      |
| Horizontal shift re                     | gister clock frequency | føH1, føH2                     |       | 9.53   |              | MHz   |      |
| Reset gate clock f                      | requency               | f∮RS                           |       | 9.53   |              | MHz   |      |

## NOTES:

- Connect NC to GND directly or through a capacitor larger than 0.047 μF.
- 1. Use the circuit parameter indicated in "SYSTEM CONFIGURATION EXAMPLE", and do not connect to DC voltage directly.
- 2. Vpw is set below VøvL that is low level of vertical shift register clock, or is used with the same power supply that is connected to VL of V driver IC.

<sup>\*</sup> To apply power, first connect GND and then turn on Vod. After turning on Vod, turn on VPW first and then turn on other powers and pulses. Do not connect the device to or disconnect it from the plug socket while power is being applied.

## CHARACTERISTICS (Drive method : Field accumulation)

(TA = +25°C, Operating conditions: The typical values specified in "RECOMMENDED OPERATING CONDITIONS". Color temperature of light source: 3 200 K, IR cut-off filter (CM-500, 1 mmt) is used.)

| PARAMETER                       | SYMBOL | MIN.  | TYP. | MAX. | UNIT | NOTE |
|---------------------------------|--------|-------|------|------|------|------|
| Standard output voltage         | Vo     |       | 150  |      | mV   | 2    |
| Photo response non-uniformity   | PRNU   |       |      | 15   | %    | 3    |
| Saturation output voltage       | VSAT   | 700   |      |      | mV   | 4    |
| Dark output voltage             | Vdark  |       | 0.5  | 3.0  | mV   | 1, 5 |
| Dark signal non-uniformity      | DSNU   |       | 0.5  | 2.0  | mV   | 1, 6 |
| Sensitivity                     | R      | 550   | 800  |      | mV   | 7    |
| Smear ratio                     | SMR    |       | -105 | -95  | dB   | 8    |
| Image lag                       | Al     |       |      | 1.0  | %    | 9    |
| Blooming suppression ratio      | ABL    | 1 000 |      |      |      | 10   |
| Output transistor drain current | lod    |       | 3.0  | 8.0  | mA   |      |
| Output impedance                | Ro     |       | 350  |      | Ω    |      |
| Vector breakup                  |        |       |      | 7.0  | °, % | 11   |
| Line crawling                   |        |       |      | 3.0  | %    | 12   |
| Luminance flicker               |        |       |      | 2.0  | %    | 13   |

#### NOTES:

- Within the recommended operating conditions of Vod, Vofd of the internal output satisfies with ABL larger than 1 000 times exposure of the standard exposure conditions, and VsAT larger than 700 mV.
- 1.  $TA = +60^{\circ}C$
- The average output voltage under uniform illumination. The standard exposure conditions are defined as when Vo is 150 mV.
- 3. The image area is divided into 10 x 10 segments under the standard exposure conditions. Each segment's voltage is the average output voltage of all pixels within the segment. PRNU is defined by (Vmax – Vmin)/Vo, where Vmax and Vmin are the maximum and minimum values of each segment's voltage respectively.
- 4. The image area is divided into 10 x 10 segments. Each segment's voltage is the average output voltage of all pixels within the segment. VSAT is the minimum segment's voltage under 10 times exposure of the standard exposure conditions.
- The average output voltage under non-exposure conditions.
- The image area is divided into 10 x 10 segments under non-exposure conditions. DSNU is defined by (Vdmax – Vdmin), where Vdmax and Vdmin are the maximum and minimum values of each segment's voltage respectively.
- The average output voltage when a 1 000 lux light source with a 90% reflector is imaged by a lens of F4, f50 mm.

- 8. The sensor is exposed only in the central area of V/10 square with a lens at F4, where V is the vertical image size. SMR is defined by the ratio of the output voltage detected during the vertical blanking period to the maximum output voltage in the V/10 square.
- The sensor is exposed at the exposure level corresponding to the standard conditions. All is defined by the ratio of the output voltage measured at the 1st field during the non-exposure period to the standard output voltage.
- 10. The sensor is exposed only in the central area of V/10 square, where V is the vertical image size. ABL is defined by the ratio of the exposure at the standard conditions to the exposure at a point where blooming is observed.
- 11. Observed with a vector scope when the color bar chart is imaged under the standard exposure conditions.
- The difference between the average output voltage of the (Mg + Ye), (G + Cy) line and that of the (Mg + Cy), (G + Ye) line under the standard exposure conditions.
- 13. The difference between the average output voltage of the odd field and that of the even field under the standard exposure conditions.

SHARP RJ2411AA0PB

# **PIXEL STRUCTURE**



# **COLOR FILTER ARRAY**



# **TIMING CHART**





# SYSTEM CONFIGURATION EXAMPLE



# **PACKAGE OUTLINES**



SHARP RJ2411AA0PB

## PRECAUTIONS FOR CCD AREA SENSORS

# 1. Package Breakage

In order to prevent the package from being broken, observe the following instructions:

- The CCD is a precise optical component and the package material is ceramic or plastic. Therefore,
  - Take care not to drop the device when mounting, handling, or transporting.
  - Avoid giving a shock to the package.
     Especially when leads are fixed to the socket or the circuit board, small shock could break the package more easily than when the package isn't fixed.
- 2) When applying force for mounting the device or any other purposes, fix the leads between a joint and a stand-off, so that no stress will be given to the jointed part of the lead. In addition, when applying force, do it at a point below the stand-off part.

(In the case of ceramic packages)

 The leads of the package are fixed with low melting point glass, so stress added to a lead could cause a crack in the low melting point glass in the jointed part of the lead.



(In the case of plastic packages)

 The leads of the package are fixed with package body (plastic), so stress added to a lead could cause a crack in the package body (plastic) in the jointed part of the lead.



- 3) When mounting the package on the housing, be sure that the package is not bent.
  - If a bent package is forced into place between a hard plate or the like, the package may be broken.
- If any damage or breakage occurs on the surface of the glass cap, its characteristics could deteriorate.

Therefore,

- Do not hit the glass cap.
- Do not give a shock large enough to cause distortion.
- Do not scrub or scratch the glass surface.
- Even a soft cloth or applicator, if dry, could cause flaws to scratch the glass.

# 2. Electrostatic Damage

As compared with general MOS-LSI, CCD has lower ESD. Therefore, take the following antistatic measures when handling the CCD:

- 1) Always discharge static electricity by grounding the human body and the instrument to be used. To ground the human body, provide resistance of about 1  $M\Omega$  between the human body and the ground to be on the safe side.
- When directly handling the device with the fingers, hold the part without leads and do not touch any lead.

- 3) To avoid generating static electricity,
  - a. do not scrub the glass surface with cloth or plastic.
  - b. do not attach any tape or labels.
  - c. do not clean the glass surface with dustcleaning tape.
- 4) When storing or transporting the device, put it in a container of conductive material.

### 3. Dust and Contamination

Dust or contamination on the glass surface could deteriorate the output characteristics or cause a scar. In order to minimize dust or contamination on the glass surface, take the following precautions:

- Handle the CCD in a clean environment such as a cleaned booth. (The cleanliness level should be, if possible, class 1 000 at least.)
- 2) Do not touch the glass surface with the fingers. If dust or contamination gets on the glass surface, the following cleaning method is recommended:
  - Dust from static electricity should be blown off with an ionized air blower. For antielectrostatic measures, however, ground all the leads on the device before blowing off the dust.
  - The contamination on the glass surface should be wiped off with a clean applicator soaked in isopropyl alcohol. Wipe slowly and gently in one direction only.
  - Frequently replace the applicator and do not use the same applicator to clean more than one device.
- Note: In most cases, dust and contamination are unavoidable, even before the device is first used. It is, therefore, recommended that the above procedures should be taken to wipe out dust and contamination before using the device.

## 4. Other

- Soldering should be manually performed within 5 seconds at 350°C maximum at the tip of soldering iron.
- Avoid using or storing the CCD at high temperature or high humidity as it is a precise optical component. Do not give a mechanical shock to the CCD.
- 3)\*Do not expose the device to strong light. For the color device, long exposure to strong light will fade the color of the color filters.

\* Only for color devices